forked from open-power/pdbg
-
Notifications
You must be signed in to change notification settings - Fork 0
/
p10.dts.m4
847 lines (750 loc) · 12.2 KB
/
p10.dts.m4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
define(`CONCAT', `$1$2')dnl
dnl
dnl CORE([index])
dnl
define(`THREAD',
`
thread@$1 {
reg = <0x00>;
compatible = "ibm,power-thread", "ibm,power10-thread";
index = <0x$1>;
};
')dnl
dnl
dnl CORE([index])
dnl
define(`CORE',
` define(`id', eval(`0x$1 % 2'))dnl
CONCAT(core@, id) {
#address-cells = <0x01>;
#size-cells = <0x00>;
reg = <0x00 0x00 0xfffff>;
compatible = "ibm,power-core", "ibm,power10-core";
index = <0x$1>;
THREAD(0)
THREAD(1)
THREAD(2)
THREAD(3)
htm@20010680 {
compatible = "ibm,power10-chtm";
reg = < 0x20010680 >;
index = < 0x$1 >;
};
};
')dnl
dnl
dnl NX([index])
dnl
define(`NX',
`
nx {
compatible = "ibm,power10-nx";
index = <$1>;
};
')
dnl
dnl CHIPLET__([index])
dnl
define(`CHIPLET__',
`define(`addr', CONCAT($1, 000000))dnl
CONCAT(chiplet@, addr) {
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-chiplet";
index = <0x$1>;
')dnl
dnl
dnl CHIPLET_([index])
dnl
define(`CHIPLET_',
`define(`addr', CONCAT($1, 000000))dnl
CONCAT(chiplet@, addr) {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-chiplet";
index = <0x$1>;
')dnl
dnl
dnl EQ_([index])
dnl
define(`EQ_',
`define(`chiplet_id', CONCAT(1, $1))dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
eq@$1 {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-eq";
index = <$1>;
')dnl
dnl
dnl FC_([index])
dnl
define(`FC_',
`define(`chiplet_id', CONCAT(1, $1))dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
fc@$1 {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-fc";
index = <$1>;
')dnl
dnl
dnl PAUC_([chiplet], [index])
dnl
define(`PAUC_',
`define(`chiplet_id', $1)dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
pauc@$2 {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-pauc";
index = <$2>;
')dnl
dnl
dnl PAU([chiplet], [index])
dnl
define(`PAU',
`define(`chiplet_id', $1)dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
pau@$2 {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-pau";
index = <$2>;
};
')
dnl
dnl IOHS_([chiplet], [index])
dnl
define(`IOHS_',
`define(`chiplet_id', $1)dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
iohs@$2 {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-iohs";
index = <$2>;
};
')
dnl
dnl SMPGROUP([chiplet], [index])
dnl
define(`SMPGROUP',
`define(`chiplet_id', $1)dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
smpgroup@$2 {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-smpgroup";
index = <0x$2>;
};
')
dnl
dnl MI_([chiplet], [index])
dnl
define(`MI_',
`define(`chiplet_id', $1)dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
mi@$2 {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-mi";
index = <$2>;
')
dnl
dnl MC_([chiplet], [index])
dnl
define(`MC_',
`define(`chiplet_id', $1)dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
mc@$2 {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-mc";
index = <0x$2>;
')
dnl
dnl MCC_([chiplet], [index])
dnl
define(`MCC_',
`define(`chiplet_id', $1)dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
define(`id', eval(`$2 % 2'))dnl
CONCAT(mcc@, id) {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-mcc";
index = <$2>;
')
dnl
dnl OMIC([chiplet], [index])
dnl
define(`OMIC',
`define(`chiplet_id', $1)dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
omic@$2 {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-omic";
index = <$2>;
};
')
dnl
dnl OMI_([chiplet], [index])
dnl
define(`OMI_',
`define(`chiplet_id', $1)dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
define(`id', eval(`$2 % 2'))dnl
CONCAT(omi@, id) {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-omi";
index = <$2>;
')
dnl
dnl OCMB_([index])
dnl
define(`OCMB_',
`
CONCAT(ocmb@, $1) {
reg = <0x00 0x08010000 0x3c00>;
compatible = "ibm,power-ocmb", "ibm,power10-ocmb";
index = <$1>;
')
dnl
dnl MEM_PORT_([index])
dnl
define(`MEM_PORT_',
`define(`id', eval(`$1 % 2'))dnl
CONCAT(mem_port, id) {
compatible = "ibm,power10-memport";
index = <$1>;
')
dnl
dnl DIMM([index])
dnl
define(`DIMM',
`
CONCAT(dimm, $1) {
compatible = "ibm,power10-dimm";
index = <$1>;
};
')
dnl
dnl ADC([index])
dnl
define(`ADC',
`define(`id', eval(`$1 % 2'))dnl
CONCAT(adc, id) {
compatible = "ibm,power10-adc";
index = <$1>;
};
')
dnl
dnl GPIO_EXPANDER([index])
dnl
define(`GPIO_EXPANDER',
`define(`id', eval(`$1 % 2'))dnl
CONCAT(gpio_expander, id) {
compatible = "ibm,power10-gpio_expander";
index = <$1>;
};
')
dnl
dnl PMIC([index])
dnl
define(`PMIC',
`define(`id', eval(`$1 % 2'))dnl
CONCAT(pmic, id) {
compatible = "ibm,power10-pmic";
index = <$1>;
};
')
dnl
dnl PEC_([chiplet], [index])
dnl
define(`PEC_',
`define(`chiplet_id', $1)dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
pec@$2 {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-pec";
index = <$2>;
')
dnl
dnl PHB([chiplet], [index])
dnl
define(`PHB',
`define(`chiplet_id', $1)dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
define(`id', eval(`$2 % 3'))dnl
CONCAT(phb@,id) {
#address-cells = <0x02>;
#size-cells = <0x01>;
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-phb";
index = <$2>;
};
')
dnl
dnl NMMU([chiplet], [index])
dnl
define(`NMMU',
`define(`chiplet_id', $1)dnl
define(`addr', CONCAT(chiplet_id, 000000))dnl
nmmu@$2 {
reg = <0x00 CONCAT(0x,addr) 0xfffff>;
compatible = "ibm,power10-nmmu";
index = <$2>;
};
')
dnl
dnl
dnl CHIP([index])
dnl
define(`CHIP',
`
mem$1 {
index = < 0x$1 >;
};
proc$1 {
compatible = "ibm,power-proc", "ibm,power10-proc";
index = < 0x$1 >;
fsi {
index = < 0x$1 >;
};
pib {
#address-cells = < 0x02 >;
#size-cells = < 0x01 >;
index = < 0x$1 >;
adu@3001C00 {
compatible = "ibm,power10-adu";
reg = < 0x00 0x3001C00 0x50 >;
system-path = "/mem$1";
};
htm@3011C80 {
compatible = "ibm,power10-nhtm";
reg = < 0x00 0x3011C80 0x40 >;
index = < 0x$1 >;
};
htm@30120C0 {
compatible = "ibm,power10-nhtm";
reg = < 0x00 0x30120C0 0x40 >;
index = < 0x$1 >;
};
NX(0)
CHIPLET_(1)
tp@0 {
reg = < 0x00 0x1000000 0xfffff >;
compatible = "ibm,power10-tp";
index = < 0x00 >;
};
};
CHIPLET_(2)
NMMU(2,0)
};
CHIPLET_(3)
NMMU(3,1)
};
CHIPLET_(8)
PEC_(8,0)
PHB(8,0)
PHB(8,1)
PHB(8,2)
};
};
CHIPLET_(9)
PEC_(9,1)
PHB(9,3)
PHB(9,4)
PHB(9,5)
};
};
CHIPLET_(c)
MC_(c,0)
MI_(c,0)
MCC_(c,0)
OMI_(c,0)
OCMB_(0)
MEM_PORT_(0)
DIMM(0)
ADC(0)
ADC(1)
GPIO_EXPANDER(0)
GPIO_EXPANDER(1)
PMIC(0)
PMIC(1)
};
};
};
OMI_(c,1)
OCMB_(1)
MEM_PORT_(1)
DIMM(1)
ADC(2)
ADC(3)
GPIO_EXPANDER(2)
GPIO_EXPANDER(3)
PMIC(2)
PMIC(3)
};
};
};
};
MCC_(c,1)
OMI_(c,2)
OCMB_(2)
MEM_PORT_(2)
DIMM(2)
ADC(4)
ADC(5)
GPIO_EXPANDER(4)
GPIO_EXPANDER(5)
PMIC(4)
PMIC(5)
};
};
};
OMI_(c,3)
OCMB_(3)
MEM_PORT_(3)
DIMM(3)
ADC(6)
ADC(7)
GPIO_EXPANDER(6)
GPIO_EXPANDER(7)
PMIC(6)
PMIC(7)
};
};
};
};
};
OMIC(c,0)
OMIC(c,1)
};
};
CHIPLET_(d)
MC_(d,1)
MI_(d,1)
MCC_(d,2)
OMI_(d,4)
OCMB_(4)
MEM_PORT_(4)
DIMM(4)
ADC(8)
ADC(9)
GPIO_EXPANDER(8)
GPIO_EXPANDER(9)
PMIC(8)
PMIC(9)
};
};
};
OMI_(d,5)
OCMB_(5)
MEM_PORT_(5)
DIMM(5)
ADC(10)
ADC(11)
GPIO_EXPANDER(10)
GPIO_EXPANDER(11)
PMIC(10)
PMIC(11)
};
};
};
};
MCC_(d,3)
OMI_(d,6)
OCMB_(6)
MEM_PORT_(6)
DIMM(6)
ADC(12)
ADC(13)
GPIO_EXPANDER(12)
GPIO_EXPANDER(13)
PMIC(12)
PMIC(13)
};
};
};
OMI_(d,7)
OCMB_(7)
MEM_PORT_(7)
DIMM(7)
ADC(14)
ADC(15)
GPIO_EXPANDER(14)
GPIO_EXPANDER(15)
PMIC(14)
PMIC(15)
};
};
};
};
};
OMIC(d,2)
OMIC(d,3)
};
};
CHIPLET_(e)
MC_(e,2)
MI_(e,2)
MCC_(e,4)
OMI_(e,8)
};
OMI_(e,9)
};
};
MCC_(e,5)
OMI_(e,10)
};
OMI_(e,11)
};
};
};
OMIC(e,4)
OMIC(e,5)
};
};
CHIPLET_(f)
MC_(f,3)
MI_(f,3)
MCC_(f,6)
OMI_(f,12)
};
OMI_(f,13)
};
};
MCC_(f,7)
OMI_(f,14)
};
OMI_(f,15)
};
};
};
OMIC(f,6)
OMIC(f,7)
};
};
CHIPLET_(10)
PAUC_(10,0)
PAU(10,0)
};
};
CHIPLET_(11)
PAUC_(11,1)
PAU(11,3)
};
};
CHIPLET_(12)
PAUC_(12,2)
PAU(12,4)
PAU(12,5)
};
};
CHIPLET_(13)
PAUC_(13,3)
PAU(13,6)
PAU(13,7)
};
};
CHIPLET_(18)
IOHS_(18,0)
SMPGROUP(18,0)
SMPGROUP(18,1)
};
CHIPLET_(19)
IOHS_(19,1)
SMPGROUP(19,2)
SMPGROUP(19,3)
};
CHIPLET_(1a)
IOHS_(1a,2)
SMPGROUP(1a,4)
SMPGROUP(1a,5)
};
CHIPLET_(1b)
IOHS_(1b,3)
SMPGROUP(1b,6)
SMPGROUP(1b,7)
};
CHIPLET_(1c)
IOHS_(1c,4)
SMPGROUP(1c,8)
SMPGROUP(1c,9)
};
CHIPLET_(1d)
IOHS_(1d,5)
SMPGROUP(1d,a)
SMPGROUP(1d,b)
};
CHIPLET_(1e)
IOHS_(1e,6)
SMPGROUP(1e,c)
SMPGROUP(1e,d)
};
CHIPLET_(1f)
IOHS_(1f,7)
SMPGROUP(1f,e)
SMPGROUP(1f,f)
};
CHIPLET_(20)
EQ_(0)
FC_(0)
CORE(0)
CORE(1)
};
FC_(1)
CORE(2)
CORE(3)
};
};
};
CHIPLET_(21)
EQ_(1)
FC_(0)
CORE(4)
CORE(5)
};
FC_(1)
CORE(6)
CORE(7)
};
};
};
CHIPLET_(22)
EQ_(2)
FC_(0)
CORE(8)
CORE(9)
};
FC_(1)
CORE(a)
CORE(b)
};
};
};
CHIPLET_(23)
EQ_(3)
FC_(0)
CORE(c)
CORE(d)
};
FC_(1)
CORE(e)
CORE(f)
};
};
};
CHIPLET_(24)
EQ_(4)
FC_(0)
CORE(10)
CORE(11)
};
FC_(1)
CORE(12)
CORE(13)
};
};
};
CHIPLET_(25)
EQ_(5)
FC_(0)
CORE(14)
CORE(15)
};
FC_(1)
CORE(16)
CORE(17)
};
};
};
CHIPLET_(26)
EQ_(6)
FC_(0)
CORE(18)
CORE(19)
};
FC_(1)
CORE(1a)
CORE(1b)
};
};
};
CHIPLET_(27)
EQ_(7)
FC_(0)
CORE(1c)
CORE(1d)
};
FC_(1)
CORE(1e)
CORE(1f)
};
};
};
};
};
')dnl
dnl
dnl I2CBUS([index])
dnl
define(`I2CBUS', `i2c-$1 {
}')dnl
dnl
dnl TPM([index])
dnl
define(`TPM',
`
CONCAT(tpm, $1) {
compatible = "ibm,power10-tpm";
index = <$1>;
};
')
/dts-v1/;
/ {
bmc0 {
I2CBUS(0);
I2CBUS(1);
I2CBUS(2);
I2CBUS(3);
I2CBUS(4);
I2CBUS(5);
I2CBUS(6);
I2CBUS(7);
I2CBUS(8);
I2CBUS(9);
I2CBUS(10);
I2CBUS(11);
I2CBUS(12);
I2CBUS(13);
I2CBUS(14);
I2CBUS(15);
};
CHIP(0)
CHIP(1)
CHIP(2)
CHIP(3)
CHIP(4)
CHIP(5)
CHIP(6)
CHIP(7)
TPM(0)
};