We read every piece of feedback, and take your input very seriously.
To see all available qualifiers, see our documentation.
Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.
By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.
Already on GitHub? Sign in to your account
/cc @n-eiling @iripiri
See:
@n-eiling Could you provide the required command for flashing a bitstream to the FPGA?
Is there maybe also a way to retrieve the status of the FPGA via XSDB? Those commands would also be useful, so we can display the FPGA status as well.
The text was updated successfully, but these errors were encountered:
I think I forgot the most import piece here:
The idea is to treat the bitstream of a MIOB component in the same way as a model file for a simulator component.
Sorry, something went wrong.
In GitLab by @n-eiling on May 10, 2022, 12:04
https://github.com/RWTH-ACS/miob/blob/main/sw/hw_server/fpga_program.service
No branches or pull requests
/cc @n-eiling @iripiri
See:
@n-eiling Could you provide the required command for flashing a bitstream to the FPGA?
Is there maybe also a way to retrieve the status of the FPGA via XSDB? Those commands would also be useful, so we can display the FPGA status as well.
The text was updated successfully, but these errors were encountered: